## Santa Clara University

Department of Electrical and Computer Engineering

| No                    | DAREN LIV  Name (please print) | Submitted on: 12/1/20             |
|-----------------------|--------------------------------|-----------------------------------|
| • Include this page w | ith homework • Write N         | Name and Page Number on each page |
| ELEN 153<br>Fall 2020 | Problem Set #8                 | Due: Tuesday, 12-01-2020 12:00 pm |

- 1. The storage capacitor in a DRAM has a value of 135.6 pF. The circuitry restricts the capacitor voltage to a maximum value of 5.0 V. When the access nFET is OFF, a 46 pA constant leakage current flows off the storage capacitor.
  - a) What is the maximum number of electrons that can be stored in the storage capacitor?
  - b) Assuming that the leakage current when the nFET is OFF to be constant, how many electrons leave the storage capacitor in 1 second due to the leakage current?
  - c) Calculate time required to reduce stored electrons down to 2.74x10<sup>8</sup> at this constant leakage current.
- 2. A DRAM cell has a storage capacitance of 59.6 fF. It is used in a system where power supply is 3.3 V and the threshold voltage of the access nFET is 0.72 V.
  - a) Find the maximum amount of charge (in coulomb) that can be stored in the storage capacitor.
  - b) Suppose that the storage capacitor is charged to its maximum voltage level. The Word line controlling the access nFET is dropped to WL = 0 at time t = 0. The nFET leakage current is estimated to be 48.7 nA and assumed to be constant. To detect a logic 1 state, the voltage on the bit line must be at least 1.27 V. Calculate the hold time and the minimum refresh frequency of the cell.
- 3. Consider a DRAM cell that has a 32 fF storage capacitance and a 119 fF bit line capacitance. The power supply is 4.2 V and the access nFET has a threshold voltage of 0.68 V. The nFET leakage current from the storage capacitor is estimated to be 28 fA and assumed to be constant, The capacitor has the maximum voltage across it when the WL is brought down to 0 at time t = 0. Subsequently, a read operation is initiated at time t = 0.095s by elevating the WL to 1. Calculate the voltage read on the bit line at this time.

M. Rahman Office hours Tuesdays: 5:00 - 6:30 pm; Wednesdays: 4:00 - 5:30 pm; mrahman@scu.edu

(= 135.6 pf

LIV (1)

V= 5.0 V

I= 46 px

a) (= 4

=> 9 = (135.6·10-12)·5.0 = 6.78·10-10 C

 $e^{-\frac{6.78 \cdot 10^{-19}}{1.602 \cdot 10^{-11}}} = 4.23 \cdot 10^{9} e$ 

b) I= =

=> 46.10-12 = 9

# e= 46.10-12 = 2.87.108e

C) I=46.10-12

q= (2.74.104). (1.602.10-19) = 4.39.10-11

 $t = \frac{9}{L} = \frac{4.39 \cdot 10^{-11}}{46 \cdot 10^{-12}} = 0.955$ 

2) (= 59.6 ff = 59.6 · 10-15 F

Vpp = 3.3

VTn = 0.72

a) V3= 3.3-0.72 = 2.58 V

 $Q = CV = (59.6 \cdot 10^{-15})(2.58) = 1.54 \cdot 10^{-13}$ 

b) I= 48.7 1A= 44.5.10-9 A

Vb: = 1.27 V

Ren = Voi = 1:27 = 2.85.107 1

Vbi = (5 /5 + 4 /6 /00)

1.27 = (54.6.10-15.2.58) + 3.3 Cb

-3.36 + 1.27((54.6.10-15)+66) = (59.6.10-15.2.58)

LIVO